Datasheet
805
26.3.8 Serial Communication Interface Timing
Table 26.12 Serial Communication Interface Timing (Conditions:V
CC
= 3.0
*
to 3.6V, AV
CC
=
3.0
*
to 3.6V, AV
CC
= V
CC
± 10%, AV
ref
= 3.0
*
to AV
CC
, V
SS
= AV
SS
= 0V, T
a
= –20
to +75°C)
Item Symbol Min Max Unit Figure
Input clock cycle t
scyc
4—t
cyc
26.27
Input clock cycle (clock sync) t
scyc
6—t
cyc
Input clock pulse width t
sckw
0.5 0.6 t
scyc
Input clock rise time t
sckr
— 1.5 t
cyc
Input clock fall time t
sckf
— 1.5 t
cyc
Transmit data delay time (clock sync) t
TXD
— 100 ns 26.28
Receive data setup time (clock sync) t
RXS
100 — ns
Receive data hold time (clock sync) t
RXH
100 — ns
Note: * SH7042/43 ZTAT (excluding A mask) are 3.2V.
t
sckw
t
sckr
t
sckf
t
scyc
SCK0, SCK1
Figure 26.27 Input Clock Timing
t
scyc
t
TXD
t
RXS
t
RXH
SCK0, SCK1
TXD0, TXD1
(Transmit data)
RXD0, RXD1
(Receive data)
Figure 26.28 SCI I/O Timing (Clock Sync Mode)