Datasheet
Section 4 Address Break 
Rev. 3.00 Mar. 15, 2006 Page 66 of 526 
REJ09B0060-0300   
4.1.2  Address Break Status Register (ABRKSR) 
ABRKSR consists of the address break interrupt flag and the address break interrupt enable bit. 
Bit Bit Name 
Initial 
Value R/W Description 
7  ABIF  0  R/W  Address Break Interrupt Flag 
[Setting condition] 
When the condition set in ABRKCR is satisfied 
[Clearing condition] 
When 0 is written after ABIF=1 is read 
6  ABIE  0  R/W  Address Break Interrupt Enable 
When this bit is 1, an address break interrupt request 
is enabled. 
5 to 0   All 1  Reserved 
These bits are always read as 1. 
4.1.3 Break Address Registers E, H, L (BARE, BARH, BARL) 
BAR (BARE, BARH, BARL) is a 24-bit readable/writable register that sets the address for 
generating an address break interrupt. The initial value of this register is H'FFFFFF. When setting 
the address break condition to the instruction execution cycle, set the first byte address of the 
instruction. 
4.1.4  Break Data Registers H, L (BDRH, BDRL) 
BDR (BDRH, BDRL) is a 16-bit readable/writable register that sets the data for generating an 
address break interrupt. BDRH is compared with the upper 8-bit data bus. BDRL is compared with 
the lower 8-bit data bus. When memory or registers are accessed by byte, the upper 8-bit data bus 
is used for even and odd addresses in the data transmission. Therefore, comparison data must be 
set in BDRH for byte access. For word access, the data bus used depends on the address. See 
section 4.1.1, Address Break Control Register (ABRKCR), for details. The initial value of this 
register is undefined. 










