Datasheet
Rev.6.00 Oct.28.2004 page 98 of 1016
REJ09B0138-0600H
5.4.5 Interrupt Response Times
The H8S/2357 Group is capable of fast word transfer instruction to on-chip memory, and the program area is provided in
on-chip ROM and the stack area in on-chip RAM, enabling high-speed processing.
Table 5-9 shows interrupt response times - the interval between generation of an interrupt request and execution of the
first instruction in the interrupt handling routine. The execution status symbols used in table 5-9 are explained in table 5-
10.
Table 5-9 Interrupt Response Times
Advanced Mode
No. Execution Status INTM1 = 0 INTM1 = 1
1 Interrupt priority determination*
1
33
2 Number of wait states until executing
instruction ends*
2
1 to (19+2·S
I
) 1 to (19+2·S
I
)
3 PC, CCR, EXR stack save 2·S
K
3·S
K
4 Vector fetch 2·S
I
2·S
I
5 Instruction fetch*
3
2·S
I
2·S
I
6 Internal processing*
4
22
Total (using on-chip memory) 12 to 32 13 to 33
Notes: 1. Two states in case of internal interrupt.
2. Refers to MULXS and DIVXS instructions.
3. Prefetch after interrupt acceptance and interrupt handling routine prefetch.
4. Internal processing after interrupt acceptance and internal processing after vector fetch.
Table 5-10 Number of States in Interrupt Handling Routine Execution Statuses
Object of Access
External Device
8-Bit Bus 16-Bit Bus
Symbol
Internal
Memory
2-State
Access
3-State
Access
2-State
Access
3-State
Access
Instruction fetch S
I
1 4 6 + 2m 2 3 + m
Branch address read S
J
Stack manipulation S
K
Legend:
m: Number of wait states in an external device access.