Datasheet

Rev.6.00 Mar. 18, 2009 Page xlv of lviii
REJ09B0050-0600
Figure 10.50 Contention between TGR Write and Input Capture ............................................... 482
Figure 10.51 Contention between Buffer Register Write and Input Capture............................... 483
Figure 10.52 Contention between Overflow and Counter Clearing ............................................ 483
Figure 10.53 Contention between TCNT Write and Overflow.................................................... 484
Section 11 Programmable Pulse Generator (PPG)
Figure 11.1 Block Diagram of PPG........................................................................................... 486
Figure 11.2 Overview Diagram of PPG..................................................................................... 495
Figure 11.3 Timing of Transfer and Output of NDR Contents (Example) ................................ 496
Figure 11.4 Setup Procedure for Normal Pulse Output (Example)............................................ 497
Figure 11.5 Normal Pulse Output Example (Five-Phase Pulse Output) .................................... 498
Figure 11.6 Non-Overlapping Pulse Output .............................................................................. 499
Figure 11.7 Non-Overlapping Operation and NDR Write Timing ............................................ 500
Figure 11.8 Setup Procedure for Non-Overlapping Pulse Output (Example)............................ 501
Figure 11.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary)............... 502
Figure 11.10 Inverted Pulse Output (Example) ........................................................................... 504
Figure 11.11 Pulse Output Triggered by Input Capture (Example)............................................. 505
Section 12 8-Bit Timers (TMR)
Figure 12.1 Block Diagram of 8-Bit Timer Module.................................................................. 508
Figure 12.2 Example of Pulse Output........................................................................................ 516
Figure 12.3 Count Timing for Internal Clock Input................................................................... 516
Figure 12.4 Count Timing for External Clock Input ................................................................. 517
Figure 12.5 Timing of CMF Setting .......................................................................................... 517
Figure 12.6 Timing of Timer Output......................................................................................... 518
Figure 12.7 Timing of Compare Match Clear ........................................................................... 518
Figure 12.8 Timing of Clearance by External Reset.................................................................. 519
Figure 12.9 Timing of OVF Setting........................................................................................... 519
Figure 12.10 Contention between TCNT Write and Clear .......................................................... 522
Figure 12.11 Contention between TCNT Write and Increment................................................... 523
Figure 12.12 Contention between TCOR Write and Compare Match......................................... 524
Section 13 Watchdog Timer
Figure 13.1 Block Diagram of WDT ......................................................................................... 530
Figure 13.2 Operation in Watchdog Timer Mode...................................................................... 535
Figure 13.3 Operation in Interval Timer Mode ......................................................................... 536
Figure 13.4 Writing to TCNT, TCSR, and RSTCSR................................................................. 537
Figure 13.5 Contention between TCNT Write and Increment................................................... 538
Figure 13.6 Circuit for System Reset by WDTOVF Signal (Example)..................................... 539