Datasheet
Section 6 Bus Controller (BSC)
Rev.6.00 Mar. 18, 2009 Page 172 of 980
REJ09B0050-0600
6.6.8 Precharge State Control
When DRAM is accessed, a RAS precharge time must be secured. With this LSI, one T
p
state is
always inserted when DRAM space is accessed. From one to four T
p
states can be selected by
setting bits TPC1 and TPC0 in DRACCR. Set the optimum number of T
p
cycles according to the
DRAM connected and the operating frequency of this LSI. Figure 6.24 shows the timing when
two T
p
states are inserted. The setting of bits TPC1 and TPC0 is also valid for T
p
states in refresh
cycles.
T
p1
φ
RASn (CSn)
Read
Write
UCAS, LCAS
WE (HWR)
OE (RD)
Data bus
WE (HWR)
OE (RD)
Data bus
Address bus
T
p2
T
r
T
c1
T
c2
Row address Column address
High
High
Note: n = 2, 3
Figure 6.24 Example of Timing with Two-State Precharge Cycle
(RAST = 0, CAST = 0)