Datasheet
Section 9 16-Bit Timer Pulse Unit (TPU) 
Rev.7.00 Feb. 14, 2007  page 309 of 1108 
REJ09B0089-0700 
Channel Name  Abbreviation  R/W  Initial Value Address
*
1
3  Timer control register 3  TCR3  R/W  H'00  H'FE80 
  Timer mode register 3  TMDR3  R/W  H'C0  H'FE81 
  Timer I/O control register 3H  TIOR3H  R/W  H'00  H'FE82 
  Timer I/O control register 3L  TIOR3L  R/W  H'00  H'FE83 
  Timer interrupt enable register 3  TIER3  R/W  H'40  H'FE84 
  Timer status register 3  TSR3  R/(W)
*
2
 H'C0  H'FE85 
 Timer counter 3  TCNT3 R/W H'0000 H'FE86 
  Timer general register 3A  TGR3A  R/W  H'FFFF  H'FE88 
  Timer general register 3B  TGR3B  R/W  H'FFFF  H'FE8A 
  Timer general register 3C  TGR3C  R/W  H'FFFF  H'FE8C 
  Timer general register 3D  TGR3D  R/W  H'FFFF  H'FE8E 
4  Timer control register 4  TCR4  R/W  H'00  H'FE90 
  Timer mode register 4  TMDR4  R/W  H'C0  H'FE91 
  Timer I/O control register 4  TIOR4  R/W  H'00  H'FE92 
  Timer interrupt enable register 4  TIER4  R/W  H'40  H'FE94 
  Timer status register 4  TSR4  R/(W)
*
2
 H'C0  H'FE95 
 Timer counter 4  TCNT4 R/W H'0000 H'FE96 
  Timer general register 4A  TGR4A  R/W  H'FFFF  H'FE98 
  Timer general register 4B  TGR4B  R/W  H'FFFF  H'FE9A 
5  Timer control register 5  TCR5  R/W  H'00  H'FEA0 
  Timer mode register 5  TMDR5  R/W  H'C0  H'FEA1 
  Timer I/O control register 5  TIOR5  R/W  H'00  H'FEA2 
  Timer interrupt enable register 5  TIER5  R/W  H'40  H'FEA4 
  Timer status register 5  TSR5  R/(W)
*
2
 H'C0  H'FEA5 
 Timer counter 5  TCNT5 R/W H'0000 H'FEA6 
  Timer general register 5A  TGR5A  R/W  H'FFFF  H'FEA8 
  Timer general register 5B  TGR5B  R/W  H'FFFF  H'FEAA 
All  Timer start register  TSTR  R/W  H'00  H'FFC0 
  Timer synchro register  TSYR  R/W  H'00  H'FFC1 
  Module stop control register  MSTPCR  R/W  H'3FFF  H'FF3C 
Notes:  1.  Lower 16 bits of the address. 
  2.  Can only be written with 0 for flag clearing. 










