Datasheet

Table Of Contents
Section 25 Electrical Characteristics (H8S/2215R)
REJ09B0140-0900 Rev. 9.00 Page 771 of 846
Sep 16, 2010
H8S/2215 Group
Condition A Condition B
Item Symbol Min. Max. Min. Max. Unit
Test
Conditions
TMR
Single
edge
t
TMCWH
1.5 — 1.5 — t
cyc
Figure 25.16
Timer
clock
pulse
width
Both
edges
t
TMCWL
2.5 — 2.5 —
SCI
Asynch-
ronous
t
Scyc
4 — 4 — t
cyc
Figure 25.18
Input
clock
cycle
Synchro-
nous
6 — 6 —
Input clock pulse
width
t
SCKW
0.4 0.6 0.4 0.6 t
Scyc
Input clock rise
time
t
SCKr
— 1.5 — 1.5 t
cyc
Input clock fall
time
t
SCKf
— 1.5 — 1.5
Transmit data
delay time
t
TXD
— 60 — 40 ns Figure 25.19
Receive data
setup time
(synchronous)
t
RXS
60 — 40 —
Receive data
hold time
(synchronous)
t
RXH
60 — 40 —
A/D
converter
Trigger input
setup time
t
TRGS
40 — 30 — ns Figure 25.20
TCK cycle time t
cyc
62.5 — 41.6 — ns
Boundary
scan
TCK high level
pulse width
t
TCKH
0.4 0.6 0.4 0.6 t
cyc
TCK low level
pulse width
t
TCKL
0.4 0.6 0.4 0.6 t
cyc
Figure 25.21
TRST pulse
width
t
TRSW
20 20 — t
cyc
TRST setup time t
TRSS
250 — 250 — ns
Figure 25.22
TDI setup time t
TDIS
30 — 20 — ns Figure 25.23
TDI hold time t
TDIH
10 — 10 —
TMS setup time t
TMSS
30 — 20 —
TMS hold time t
TMSH
10 — 10 —
TDO delay time t
TDOD
— 40 — 35