Datasheet

Table Of Contents
Section 1 Overview
REJ09B0140-0900 Rev. 9.00 Page 3 of 846
Sep 16, 2010
H8S/2215 Group
1.2 Internal Block Diagram
PE7/D7
PE6/D6
PE5/ D5
PE4/ D4
PE3/ D3
PE2/ D2
PE1/ D1
PE0/ D0
PD7/ D15
PD6/ D14
PD5/ D13
PD4/ D12
PD3/ D11
PD2/ D10
PD1/D9
PD0/D8
VCC
VCC
VSS
VSS
DrVCC
DrVSS
TDO
TDI
TCK
TMS
TRST
EMLE
*
2
PA3/ A19/SCK2/SUSPND
PA2/ A18/RxD2
PA1/ A17/TxD2
PA0/ A16
PB7/ A15
PB6/ A14
PB5/ A13
PB4/ A12
PB3 / A11
PB2/ A10
PB1/ A9
PB0/ A8
PC7/ A7
PC6/ A6
PC5/ A5
PC4/ A4
PC3/ A3
PC2/ A2
PC1/ A1
PC0/ A0
P36(PUPD+)
P35/SCK1/IRQ5
P34/ RxD1
P33/ TxD1
P32/ SCK0/IRQ4
P31/ RxD0
P30/ TxD0
P10/ TIOCA0/A20/VM
P11/ TIOCB0/A21/VP
P12/ TIOCC0/TCLKA/A22/RCV
P13/ TIOCD0/TCLKB/A23/VPO
P14/ TIOCA1/IRQ0
P15/ TIOCB1/TCLKC/FSE0
P16/ TIOCA2/IRQ1
P17/ TIOCB2/TCLKD/OE
P70/TMRI01/TMCI01/CS4
P71/CS5
P72/TMO0/CS6
P73/TMO1/CS7
P74/ MRES
PG4/ CS0
PG3/ CS1
PG2/ CS2
PG1/ CS3/IRQ7
PG0
PF7/ φ
PF6/ AS
PF5/ RD
PF4/ HWR
PF3/ LWR/ADTRG/IRQ3
PF2/ WAIT
PF1/ BACK
PF0/ BREQ/IRQ2
MD2
MD1
MD0
EXTAL
XTAL
PLLVCC
PLLCAP
PLLVSS
EXTAL48
XTAL48
Peripheral data bus
Peripheral address bus
P96/AN14/DA0
P97/AN15/DA1
AVCC
Vref
AVSS
Internal data bus
Port D
Boundary scan
H-UDI
*
2
PLL for
USB
ROM
RAM
TPU (3 channels)
D/A converter (1 channel)
H8S/2000 CPU
DTC
WDT
DMAC
Interrupts controller
USB
Port E
Port APort B
Bus controller
Port CPort 3
Port FPort G
Port 9
P40/AN0
P41/AN1
P42/AN2
P43/AN3
Port 4
Port 1 Port 7
Internal address bus
System
clock pulse
generator
USB
clock pulse
generator
SCI1, 2 (2 channels)
SCI0 (1 channnel, high speed UART)
STBY
RES
NMI
FWE
*
1
USPND
USD+
USD-
UBPM
VBUS
TMR (2 channels)
A/D converter (6 channels)
Notes: 1. The FWE pin is only provided in the flash memory version.
2. The H-UDI function and EMLE pin are only provided in H8S/2215R, H8S/2215T
and H8S/2215C.
Figure 1.1 Internal Block Diagram