Datasheet

Table Of Contents
Section 1 Overview
REJ09B0140-0900 Rev. 9.00 Page 1 of 846
Sep 16, 2010
H8S/2215 Group
Section 1 Overview
1.1 Overview
High-speed H8S/2000 central processing unit with 16-bit architecture
Upward-compatible with H8/300 and H8/300H CPUs on an object level
Sixteen 16-bit general registers
65 basic instructions
Various peripheral functions
DMA controller (DMAC)
Data transfer controller (DTC)
16-bit timer-pulse unit (TPU)
8-bit timer (TMR)
Watchdog timer (WDT)
Asynchronous or clocked synchronous serial communication interface (SCI)
Boundary scan
Universal serial bus (USB)
10-bit A/D converter
8-bit D/A converter
User debug interface (H-UDI)
*
Clock pulse generator
Note: * Available only in H8S/2215R, H8S/2215T and H8S/2215C.
On-chip memory
ROM Part No. ROM RAM Remarks
HD64F2215 256 kbytes 16 kbytes SCI boot version
HD64F2215U 256 kbytes 16 kbytes USB boot version
HD64F2215CU 256 kbytes 20 kbytes USB boot version
HD64F2215T 256 kbytes 20 kbytes SCI boot version
HD64F2215TU 256 kbytes 20 kbytes USB boot version
HD64F2215R 256 kbytes 20 kbytes SCI boot version
F-ZTAT Version
HD64F2215RU 256 kbytes 20 kbytes USB boot version
HD6432215B 128 kbytes 16 kbytes Masked ROM
Version
HD6432215C 64 kbytes 8 kbytes