Datasheet

Table Of Contents
REJ09B0140-0900 Rev. 9.00 Page xliii of liv
Sep 16, 2010
Figure 24.22 Boundary Scan TRST Input Timing (At Reset Hold) ........................................... 745
Figure 24.23 Boundary Scan Data Transmission Timing........................................................... 746
Figure 24.24 Data Signal Timing ...............................................................................................748
Figure 24.25 Test Load Circuit................................................................................................... 748
Section 25 Electrical Characteristics (H8S/2215R)
Figure 25.1 Power Supply Voltage and Operating Ranges......................................................... 754
Figure 25.2 Output Load Circuit.................................................................................................758
Figure 25.3 System Clock Timing.............................................................................................. 760
Figure 25.4 Oscillation Stabilization Timing..............................................................................760
Figure 25.5 Reset Input Timing.................................................................................................. 762
Figure 25.6 Interrupt Input Timing............................................................................................. 762
Figure 25.7 Basic Bus Timing (Two-State Access).................................................................... 765
Figure 25.8 Basic Bus Timing (Three-State Access).................................................................. 766
Figure 25.9 Basic Bus Timing (Three-State Access with One Wait State) ................................ 767
Figure 25.10 Burst ROM Access Timing (Two-State Access)................................................... 768
Figure 25.11 External Bus Release Timing................................................................................ 769
Figure 25.12 I/O Port Input/Output Timing................................................................................ 772
Figure 25.13 TPU Input/Output Timing..................................................................................... 772
Figure 25.14 TPU Clock Input Timing....................................................................................... 772
Figure 25.15 8-bit Timer Output Timing.................................................................................... 773
Figure 25.16 8-bit Timer Clock Input Timing............................................................................773
Figure 25.17 8-bit Timer Reset Input Timing............................................................................. 773
Figure 25.18 SCK Clock Input Timing.......................................................................................773
Figure 25.19 SCI Input/Output Timing (Clock Synchronous Mode) .........................................774
Figure 25.20 A/D Converter External Trigger Input Timing......................................................774
Figure 25.21 Boundary Scan TCK Input Timing ....................................................................... 774
Figure 25.22 Boundary Scan TRST Input Timing (At Reset Hold) ........................................... 774
Figure 25.23 Boundary Scan Data Transmission Timing........................................................... 775
Figure 25.24 Data Signal Timing ...............................................................................................777
Figure 25.25 Test Load Circuit................................................................................................... 777
Section 26 Electrical Characteristics (H8S/2215T)
Figure 26.1 Power Supply Voltage and Operating Ranges......................................................... 783
Figure 26.2 Output Load Circuit.................................................................................................787
Figure 26.3 System Clock Timing.............................................................................................. 789
Figure 26.4 Oscillation Stabilization Timing..............................................................................789
Figure 26.5 Reset Input Timing.................................................................................................. 790
Figure 26.6 Interrupt Input Timing............................................................................................. 791
Figure 26.7 Basic Bus Timing (Two-State Access).................................................................... 793