Datasheet

Table Of Contents
Page xlii of liv REJ09B0140-0900 Rev. 9.00
Sep 16, 2010
Figure 21.6 External Clock Input Timing................................................................................... 674
Figure 21.7 Connection of Ceramic Resonator........................................................................... 675
Figure 21.8 Connection of Ceramic Resonator........................................................................... 675
Figure 21.9 48-MHz External Clock Input Timing .................................................................... 676
Figure 21.10 Pin Handling when 48-MHz External Clock Is Not Used..................................... 676
Figure 21.11 Example of PLL Circuit ........................................................................................ 677
Figure 21.12 Note on Board Design of Oscillator Circuit.......................................................... 678
Figure 21.13 Example of External Clock Switching Circuit ...................................................... 679
Figure 21.14 Example of External Clock Switchover Timing.................................................... 679
Section 22 Power-Down Modes
Figure 22.1 Mode Transition Diagram ....................................................................................... 683
Figure 22.2 Medium-Speed Mode Transition and Clearance Timing ........................................ 689
Figure 22.3 Software Standby Mode Application Example ....................................................... 692
Figure 22.4 Hardware Standby Mode Timing (Example) .......................................................... 694
Figure 22.5 Timing of Transition to Hardware Standby Mode .................................................. 695
Figure 22.6 Timing of Recovery from Hardware Standby Mode............................................... 695
Section 24 Electrical Characteristics (H8S/2215)
Figure 24.1 Power Supply Voltage and Operating Ranges ........................................................ 726
Figure 24.2 Output Load Circuit ................................................................................................ 730
Figure 24.3 System Clock Timing.............................................................................................. 732
Figure 24.4 Oscillation Stabilization Timing.............................................................................. 732
Figure 24.5 Reset Input Timing.................................................................................................. 733
Figure 24.6 Interrupt Input Timing............................................................................................. 734
Figure 24.7 Basic Bus Timing (Two-State Access).................................................................... 736
Figure 24.8 Basic Bus Timing (Three-State Access).................................................................. 737
Figure 24.9 Basic Bus Timing (Three-State Access with One Wait State) ................................ 738
Figure 24.10 Burst ROM Access Timing (Two-State Access)................................................... 739
Figure 24.11 External Bus Release Timing................................................................................ 740
Figure 24.12 I/O Port Input/Output Timing................................................................................ 743
Figure 24.13 TPU Input/Output Timing..................................................................................... 743
Figure 24.14 TPU Clock Input Timing....................................................................................... 743
Figure 24.15 8-bit Timer Output Timing.................................................................................... 744
Figure 24.16 8-bit Timer Clock Input Timing............................................................................ 744
Figure 24.17 8-bit Timer Reset Input Timing............................................................................. 744
Figure 24.18 SCK Clock Input Timing ...................................................................................... 744
Figure 24.19 SCI Input/Output Timing (Clock Synchronous Mode) ......................................... 745
Figure 24.20 A/D Converter External Trigger Input Timing...................................................... 745
Figure 24.21 Boundary Scan TCK Input Timing ....................................................................... 745