Datasheet

Table Of Contents
Section 10 16-Bit Timer Pulse Unit (TPU)
REJ09B0140-0900 Rev. 9.00 Page 307 of 846
Sep 16, 2010
H8S/2215 Group
Bit Bit Name Initial value R/W Description
3 TGFD 0 R/(W)
*
Input Capture/Output Compare Flag D
Status flag that indicates the occurrence of TGRD input
capture or compare match in channel 0. The write value
should always be 0 to clear this flag. In channels 1 and 2,
bit 3 is reserved. It is always read as 0 and cannot be
modified.
[Setting conditions]
When TCNT = TGRD while TGRD is functioning as
output compare register
When TCNT value is transferred to TGRD by input
capture signal while TGRD is functioning as input
capture register
[Clearing conditions]
When DTC is activated by TGID interrupt, DISEL bit in
MRB of DTC is cleared to 0, and transfer counter
value is not 0
When 0 is written to TGFD after reading TGFD = 1
2 TGFC 0 R/(W)
*
Input Capture/Output Compare Flag C
Status flag that indicates the occurrence of TGRC input
capture or compare match in channel 0. The write value
should always be 0 to clear this flag. In channels 1 and 2,
bit 2 is reserved. It is always read as 0 and cannot be
modified.
[Setting conditions]
When TCNT = TGRC while TGRC is functioning as
output compare register
When TCNT value is transferred to TGRC by input
capture signal while TGRC is functioning as input
capture register
[Clearing conditions]
When DTC is activated by TGIC interrupt, DISEL bit in
MRB of DTC is cleared to 0, and transfer counter
value is not 0
When 0 is written to TGFC after reading TGFC = 1