Datasheet

Table Of Contents
Section 10 16-Bit Timer Pulse Unit (TPU)
Page 298 of 846 REJ09B0140-0900 Rev. 9.00
Sep 16, 2010
H8S/2215 Group
Table 10.11 TIORL_0 (channel 0)
Description
Bit 7 Bit 6 Bit 5 Bit 4
IOD3 IOD2 IOD1 IOD0
TGRD_0
Function
TIOCD0 Pin Function
0 Output disabled 0
1 Initial output is 0 output
0 output at compare match
0 Initial output is 0 output
1 output at compare match
0
1
1 Initial output is 0 output
Toggle output at compare match
0 Output disabled 0
1 Initial output is 1 output
0 output at compare match
0 Initial output is 1 output
0
1
1
1
Output
Compare
register
*
Initial output is 1 output
Toggle output at compare match
0 Capture input source is TIOCD0 pin
Input capture at rising edge
0
1 Capture input source is TIOCD0 pin
Input capture at falling edge
1 0
1 ×
Input capture
register
*
Capture input source is TIOCD0 pin
Input capture at both edges
1 × × Setting prohibited
Legend:
×: Don’t care
Note: * When the BFB bit in TMDR_0 is set to 1 and TGRD_0 is used as a buffer register, this
setting is invalid and input capture/output compare is not generated.