Datasheet

Table Of Contents
Section 24 Electrical Characteristics (H8S/2215)
Page 742 of 846 REJ09B0140-0900 Rev. 9.00
Sep 16, 2010
H8S/2215 Group
Item Symbol Min. Max. Unit Test Conditions
SCI Asynchro-
nous
t
Scyc
4 t
cyc
Figure 24.18
Input
clock
cycle
Synchro-
nous
6
Input clock pulse
width
t
SCKW
0.4 0.6 t
Scyc
Input clock rise time t
SCKr
1.5 t
cyc
Input clock fall time t
SCKf
1.5
Transmit data delay
time
t
TXD
60 ns Figure 24.19
Receive data setup
time (synchronous)
t
RXS
60
Receive data hold
time (synchronous)
t
RXH
60
A/D
converter
Trigger input setup
time
t
TRGS
40 ns Figure 24.20
TCK cycle time t
cyc
62.5 ns Boundary
scan
TCK high level pulse
width
t
TCKH
0.4 0.6 t
cyc
TCK low level pulse
width
t
TCKL
0.4 0.6 t
cyc
Figure 24.21
TRST pulse width t
TRSW
20 t
cyc
TRST setup time t
TRSS
250 ns
Figure 24.22
TDI setup time t
TDIS
30 ns
TDI hold time t
TDIH
10
TMS setup time t
TMSS
30
TMS hold time t
TMSH
10
Figure 24.23
TDO delay time t
TDOD
40