Datasheet

Table Of Contents
REJ09B0140-0900 Rev. 9.00 Page xlvii of liv
Sep 16, 2010
Tables
Section 2 CPU
Table 2.1 Instruction Classification...........................................................................................39
Table 2.2 Operation Notation.................................................................................................... 40
Table 2.3 Data Transfer Instructions......................................................................................... 41
Table 2.4 Arithmetic Operations Instructions (1)...................................................................... 42
Table 2.4 Arithmetic Operations Instructions (2)...................................................................... 43
Table 2.5 Logic Operations Instructions................................................................................... 44
Table 2.6 Shift Instructions....................................................................................................... 44
Table 2.7 Bit Manipulation Instructions (1)..............................................................................45
Table 2.7 Bit Manipulation Instructions (2)..............................................................................46
Table 2.8 Branch Instructions ................................................................................................... 47
Table 2.9 System Control Instruction........................................................................................ 48
Table 2.10 Block Data Transfer Instruction................................................................................ 49
Table 2.11 Addressing Modes..................................................................................................... 50
Table 2.12 Absolute Address Access Ranges ............................................................................. 52
Table 2.13 Effective Address Calculation (1) ............................................................................. 54
Table 2.13 Effective Address Calculation (2) ............................................................................. 55
Section 3 MCU Operating Modes
Table 3.1 MCU Operating Mode Selection............................................................................... 63
Table 3.2 USB Support in Mode 7............................................................................................ 67
Table 3.3 Pin Functions in Each Operating Mode.....................................................................68
Section 4 Exception Handling
Table 4.1 Exception Types and Priority.................................................................................... 73
Table 4.2 Exception Handling Vector Table............................................................................. 74
Table 4.3 Reset Types............................................................................................................... 75
Table 4.4 Status of CCR and EXR after Trace Exception Handling......................................... 79
Table 4.5 Status of CCR and EXR after Trap Instruction Exception Handling ........................80
Section 5 Interrupt Controller
Table 5.1 Pin Configuration......................................................................................................85
Table 5.2 Interrupt Sources, Vector Addresses, and Interrupt Priorities................................... 94
Table 5.3 Interrupt Control Modes............................................................................................ 96
Table 5.4 Interrupt Response Times........................................................................................ 101
Table 5.5 Number of States in Interrupt Handling Routine Execution Statuses .....................102
Table 5.6 Interrupt Source Selection and Clearing Control .................................................... 104