Datasheet

Rev.7.00 Dec. 24, 2008 Page xliv of liv
REJ09B0074-0700
Figure 14.18 EP1 Bulk-In Transfer Operation............................................................................. 514
Figure 14.19 EP2 Bulk-Out Transfer Operation .......................................................................... 515
Figure 14.20 Forcible Stall by Firmware ..................................................................................... 518
Figure 14.21 Automatic Stall by USB Function Module............................................................. 519
Figure 14.22 EP1PKTE Operation in UTRG0............................................................................. 521
Figure 14.23 EP2RDFN Operation in UTRG0 ............................................................................ 522
Figure 14.24 EP1PKTE Operation in UTRG0 (Auto-Request) ................................................... 523
Figure 14.25 EP2RDFN Operation in UTRG0 (Auto-Request) .................................................. 524
Figure 14.26 USB External Circuit in Bus-Powered Mode ......................................................... 525
Figure 14.27 USB External Circuit in Self-Powered Mode......................................................... 526
Figure 14.28 Flowchart ................................................................................................................ 531
Figure 14.29 Timing Chart........................................................................................................... 532
Figure 14.30 TR Interrupt Flag Set Timing ................................................................................. 533
Section 15 A/D Converter
Figure 15.1 Block Diagram of A/D Converter........................................................................... 536
Figure 15.2 Access to ADDR (When Reading H'AA40)........................................................... 541
Figure 15.3 A/D Conversion Timing (Single-Chip Mode, Channel 1 Selected)........................ 542
Figure 15.4 A/D Conversion Timing (Scan Mode, Channels AN0 to AN2 Selected)............... 543
Figure 15.5 A/D Conversion Timing ......................................................................................... 544
Figure 15.6 External Trigger Input Timing................................................................................ 545
Figure 15.7 A/D Conversion Precision Definitions (1).............................................................. 547
Figure 15.8 A/D Conversion Precision Definitions (2).............................................................. 547
Figure 15.9 Example of Analog Input Circuit............................................................................ 548
Figure 15.10 Analog Input Pin Equivalent Circuit....................................................................... 549
Section 17 Flash Memory (F-ZTAT Version)
Figure 17.1 Block Diagram of Flash Memory ........................................................................... 554
Figure 17.2 Flash Memory State Transitions ............................................................................. 555
Figure 17.3 Boot Mode (Sample)............................................................................................... 556
Figure 17.4 User Program Mode (Sample) ................................................................................ 557
Figure 17.5 Flash Memory Block Configuration (HD64F2218, HD64F2218U,
HD64F2218CU, HD64F2212, HD64F2212U, HD64F2212CU)............................ 558
Figure 17.6 Flash Memory Block Configuration
(HD64F2217CU, HD64F2211, HD64F2211U, HD64F2211CU) .......................... 559
Figure 17.7 Flash Memory Block Configuration (HD64F2210CU) .......................................... 560
Figure 17.8 System Configuration in SCI Boot Mode............................................................... 568
Figure 17.9 System Configuration Diagram when Using USB Boot Mode............................... 572
Figure 17.10 Programming/Erasing Flowchart Example in User Program Mode ....................... 576
Figure 17.11 Flowchart for Flash Memory Emulation in RAM................................................... 577
Figure 17.12 Example of RAM Overlap Operation ..................................................................... 578