Datasheet
Section 16 I
2
C Bus Interface (IIC) (Optional)
Rev. 3.00 Mar 21, 2006 page 443 of 788
REJ09B0300-0300
S DATA
8n
DATA
1
1m
P
1
FS=1 and FSX=1
Transfer bit count
(n = 1 to 8)
Transfer frame count
(m = from 1)
Figure 16.5 I
2
C Bus Data Format (Serial Format)
SDA
SCL
S SLA R/W A
981–7981–7981–7
DATA A DATA A/A P
Figure 16.6 I
2
C Bus Timing
Table 16.6 I
2
C Bus Data Format Symbols
Legend
S Start condition. The master device drives SDA from high to low while SCL is high
SLA Slave address. The master device selects the slave device.
R/W Indicates the direction of data transfer: from the slave device to the master device
when R/W is 1, or from the master device to the slave device when R/W is 0
A Acknowledge. The receiving device drives SDA low to acknowledge a transfer. (The
slave device returns acknowledge in master transmit mode, and the master device
returns acknowledge in master receive mode.)
DATA Transferred data. The bit length of transferred data is set with the BC2 to BC0 bits in
ICMR. The MSB first or LSB first is switched with the MLS bit in ICMR.
P Stop condition. The master device drives SDA from low to high while SCL is high