Datasheet

Section 5 Interrupt Controller
Rev. 3.00 Sep. 28, 2009 Page 86 of 910
REJ09B0350-0300
SYSCR
SYSCR3
NMI input
IRQ input
KIN input
WUE input
Internal interrupt
sources
WOVI0 to IBFI3
NMIEG
INTM1, INTM0
EIVS
NMI input
IRQ input
ISR
KIN, WUE
input
ISCR IER
KMIMR
WUEMR
ICR
Interrupt controller
Priority level
determination
Interrupt
request
Vector number
I, UI
CCR
CPU
ICR:
ISCR:
IER:
ISR:
KMIMR:
WUEMR:
SYSCR:
SYSCR3:
Interrupt control register
IRQ sense control register
IRQ enable register
IRQ status register
Keyboard matrix interrupt mask register
Wake-up event interrupt mask register
System control register
System control register 3
[Legend]
Figure 5.1 Block Diagram of Interrupt Controller