Datasheet

Section 24 Electrical Characteristics
Rev. 3.00 Mar 17, 2006 page 902 of 926
REJ09B0283-0300
Timing of On-Chip Peripheral Modules
Table 24.10 Timing of On-Chip Peripheral Modules
Conditions: V
CC
= 3.0 V to 3.6 V, AV
CC
= 3.0 V to 3.6 V, V
ref
= 3.0 V to AV
CC
, V
SS
= AV
SS
= 0 V,
φ = 8 MHz to 33 MHz, T
a
= 20°C to +75°C (regular specifications),
T
a
= 40°C to +85°C (wide-range specifications)
Item Symbol Min Max Unit Test Conditions
I/O ports Output data delay time t
PWD
40 ns Figure 24.34
Input data setup time t
PRS
25 ns
Input data hold time t
PRH
25 ns
PPG Pulse output delay time t
POD
40 ns Figure 24.35
TPU Timer output delay time t
TOCD
40 ns Figure 24.36
Timer input setup time t
TICS
25 ns
Timer clock input setup time t
TCKS
25 ns Figure 24.37
Single-edge
specification
t
TCKWH
1.5 t
cyc
Timer clock
pulse width
Both-edge
specification
t
TCKWL
2.5 t
cyc
8-bit timer Timer output delay time t
TMOD
40 ns Figure 24.38
Timer reset input setup time t
TMRS
25 ns Figure 24.40
Timer clock input setup time t
TMCS
25 ns Figure 24.39
Single-edge
specification
t
TMCWH
1.5 t
cyc
Timer clock
pulse width
Both-edge
specification
t
TMCWL
2.5 t
cyc
WDT Overflow output delay time t
WOVD
40 ns Figure 24.41
SCI Asynchronous 4 Figure 24.42
Input clock
cycle
Synchronous
t
Scyc
6
t
cyc
Input clock pulse width t
SCKW
0.4 0.6 t
Scyc
Input clock rise time t
SCKr
1.5 t
cyc
Input clock fall time t
SCKf
1.5
Transmit data delay time t
TXD
40 ns Figure 24.43
Receive data setup time
(synchronous)
t
RXS
40 ns
Receive data hold time
(synchronous)
t
RXH
40 ns
A/D
converter
Trigger input setup time t
TRGS
30 ns Figure 24.44