Datasheet

Section 19 Flash Memory (F-ZTAT Version)
Rev. 3.00 Mar 17, 2006 page 805 of 926
REJ09B0283-0300
φ
V
CC
t
OSC1
Min 0 µs
t
MDS
*
3
MD2 to MD0
*
1
RES
SWE bit
SWE set
(1) Boot Mode
(2) User Program Mode
SWE cleared
Programming/
erasing
possible
Wait time: x Wait time: 100 µs
Period during which flash memory access is prohibited
(x: Wait time after setting SWE bit)
*
2
Period during which flash memory can be programmed
(Execution of program in flash memory prohibited, and data reads other than verify operations prohibited)
Notes: 1. Except when switching modes, the level of the mode pins (MD2 to MD0) must be fixed until
power-off by pulling the pins up or down.
2. See section 24.6, Flash Memory Characteristics.
3. Mode programming setup time t
MDS
(min) = 200 ns
SWE set
SWE cleared
φ
V
CC
t
OSC1
MD2 to MD0
*
1
RES
SWE bit
Programming/
erasing
possible
Wait time: x
t
MDS
*
3
Wait time: 100 µs
Min 0 µs
Figure 19.13 Power-On/Off Timing (H8S/2678R Group)