Datasheet

Section 6 Bus Controller (BSC)
Rev. 3.00 Mar 17, 2006 page 171 of 926
REJ09B0283-0300
Bus cycle
T
1
T
2
Address bus
φ
CSn
AS
RD
T
3
Data bus
RD
DACK
,
EDACK
Data bus
RDNn = 0
RDNn = 1
Figure 6.19 Example of Read Strobe Timing
6.5.6 Extension of Chip Select (CS
CSCS
CS) Assertion Period
Some external I/O devices require a setup time and hold time between address and CS signals and
strobe signals such as RD, HWR, and LWR. Settings can be made in the CSACR register to insert
states in which only the CS, AS, and address signals are asserted before and after a basic bus space
access cycle. Extension of the CS assertion period can be set for individual areas. With the CS
assertion extension period in write access, the data setup and hold times are less stringent since the
write data is output to the data bus.