Datasheet

Section 6 Bus Controller (BSC)
Rev. 3.00 Mar 17, 2006 page 155 of 926
REJ09B0283-0300
Table 6.2 Bus Specifications for Each Area (Basic Bus Interface)
ABWCR ASTCR WTCRA, WTCRB Bus Specifications (Basic Bus Interface)
ABWn ASTn Wn2 Wn1 Wn0 Bus Width
Access
States
Program Wait
States
00——— 16 2 0
1000 3 0
11
10 2
13
100 4
15
10 6
17
10——— 820
1000 3 0
11
10 2
13
100 4
15
10 6
17
(n = 0 to 7)
Read Strobe Timing: RDNCR can be used to select either of two negation timings (at the end of
the read cycle or one half-state before the end of the read cycle) for the read strobe (RD) used in
the basic bus interface space.
Chip Select (CS
CSCS
CS) Assertion Period Extension States: Some external I/O devices require a setup
time and hold time between address and CS signals and strobe signals such as RD, HWR, and
LWR. CSACR can be used to insert states in which only the CS, AS, and address signals are
asserted before and after a basic bus space access cycle.