Datasheet
Rev.6.00 Oct.28.2004 page 2 of 1016
REJ09B0138-0600H
Table 1-1 Overview
Item Specification
CPU
•  General-register machine
  Sixteen 16-bit general registers (also usable as sixteen 8-bit registers
or eight 32-bit registers)
•  High-speed operation suitable for realtime control
  Maximum clock rate: 20 MHz
  High-speed arithmetic operations
8/16/32-bit register-register add/subtract: 50 ns
16 × 16-bit register-register multiply: 1000 ns
32 ÷ 16-bit register-register divide: 1000 ns
•  Instruction set suitable for high-speed operation
  Sixty-five basic instructions
  8/16/32-bit move/arithmetic and logic instructions
  Unsigned/signed multiply and divide instructions
  Powerful bit-manipulation instructions
•  CPU operating modes
  Advanced mode: 16-Mbyte address space
Bus controller
•  Address space divided into 8 areas, with bus specifications settable
independently for each area
•  Chip select output possible for each area
•  Choice of 8-bit or 16-bit access space for each area
•  2-state or 3-state access space can be designated for each area
•  Number of program wait states can be set for each area
•  Burst ROM directly connectable
•  Maximum 8-Mbyte DRAM directly connectable (or use of interval timer
possible)
•  External bus release function
DMA controller
(DMAC)
•  Choice of short address mode or full address mode
•  4 channels in short address mode
•  2 channels in full address mode
•  Transfer possible in repeat mode, block transfer mode, etc.
•  Single address mode transfer possible
•  Can be activated by internal interrupt
Data transfer
controller (DTC)
•  Can be activated by internal interrupt or software
•  Multiple transfers or multiple types of transfer possible for one activation
source
•  Transfer possible in repeat mode, block transfer mode, etc.
•  Request can be sent to CPU for interrupt that activated DTC










