Datasheet
Section 10 16-Bit Timer Pulse Unit (TPU)
Rev.6.00 Sep. 27, 2007 Page 461 of 1268
REJ09B0220-0600
Channel
Bit 7
IOB3
Bit 6
IOB2
Bit 5
IOB1
Bit 4
IOB0
Description
3 0 0 0 0 Output disabled (Initial value)
1
1
0
1
TGR3B
is output
compare
register
Initial output is 0
output
0 output at compare match
1 output at compare match
Toggle output at compare
match
1 0 0 Output disabled
1 0 output at compare match
1 0 1 output at compare match
1
Initial output is 1
output
Toggle output at compare
match
1 0 0 0 Input capture at rising edge
1 Input capture at falling edge
1 *
TGR3B
is input
capture
register
Capture input
source is
TIOCB3 pin
Input capture at both edges
1 * * Capture input
source is channel
4/count clock
Input capture at TCNT4
count-up/count-down
*
1
*: Don’t care
Note: 1. When bits TPSC2 to TPSC0 in TCR4 are set to B'000 and φ/1 is used as the TCNT4
count clock, this setting is invalid and input capture is not generated.