Datasheet
Section 6 Bus Controller
Rev.6.00 Sep. 27, 2007 Page 157 of 1268
REJ09B0220-0600
6.2.5 Bus Control Register L (BCRL)
Bit : 7 6 5 4 3 2 1 0
BRLE BREQOE EAE — DDS
*
— WDBE
*
WAITE
Initial value : 0 0 1 1 1 1 0 0
R/W : R/W R/W R/W R/W R/W R/W R/W R/W
Note: * This bit is reserved in the H8S/2321.
BCRL is an 8-bit readable/writable register that performs selection of the external bus-released
state protocol, DMAC single address transfer, enabling or disabling of the write data buffer
function, and enabling or disabling of WAIT pin input.
BCRL is initialized to H'3C by a reset and in hardware standby mode. It is not initialized in
software standby mode.
Bit 7—Bus Release Enable (BRLE): Enables or disables external bus release.
Bit 7
BRLE
Description
0 External bus release is disabled. BREQ, BACK, and BREQO pins can be used as I/O
ports (Initial value)
1 External bus release is enabled
Bit 6—BREQO Pin Enable (BREQOE): Outputs a signal that requests the external bus master
to drop the bus request signal (BREQ) in the external bus release state, when an internal bus
master performs an external space access, or when a refresh request is generated.
Bit 6
BREQOE
Description
0 BREQO output disabled. BREQO pin can be used as I/O port (Initial value)
1 BREQO output enabled