User's Manual

Table Of Contents
34.3 Operation .........................................................................................................................................1118
34.3.1 Transmission ...........................................................................................................................1118
34.3.2 Reception ................................................................................................................................1119
34.3.3 Selecting High-Level Pulse Width .........................................................................................1119
34.4 Usage Notes .....................................................................................................................................1120
34.4.1 Module Stop Function Setting ................................................................................................1120
34.4.2 SCI5 Setting ............................................................................................................................1120
34.4.3 Minimum Pulse-Width during Reception ...............................................................................1120
34.4.4 Notes on IrDA Initial Setting/Resetting .................................................................................1120
35. I
2
C-bus Interface (RIICa) ........................................................................................................... 1121
35.1 Overview .........................................................................................................................................1121
35.2 Register Descriptions .......................................................................................................................1124
35.2.1 I
2
C-bus Control Register 1 (ICCR1) ......................................................................................1124
35.2.2 I
2
C-bus Control Register 2 (ICCR2) ......................................................................................1126
35.2.3 I
2
C-bus Mode Register 1 (ICMR1) ........................................................................................1130
35.2.4 I
2
C-bus Mode Register 2 (ICMR2) ........................................................................................1131
35.2.5 I
2
C-bus Mode Register 3 (ICMR3) ........................................................................................1133
35.2.6 I
2
C-bus Function Enable Register (ICFER) ...........................................................................1135
35.2.7 I
2
C-bus Status Enable Register (ICSER) ...............................................................................1137
35.2.8 I
2
C-bus Interrupt Enable Register (ICIER) ............................................................................1139
35.2.9 I
2
C-bus Status Register 1 (ICSR1) .........................................................................................1141
35.2.10 I
2
C-bus Status Register 2 (ICSR2) .........................................................................................1144
35.2.11 Slave Address Register Ly (SARLy) (y = 0 to 2) ..................................................................1147
35.2.12 Slave Address Register Uy (SARUy) (y = 0 to 2) ..................................................................1148
35.2.13 I
2
C-bus Bit Rate Low-Level Register (ICBRL) .....................................................................1149
35.2.14 I
2
C-bus Bit Rate High-Level Register (ICBRH) ....................................................................1150
35.2.15 I
2
C-bus Transmit Data Register (ICDRT) ..............................................................................1152
35.2.16 I
2
C-bus Receive Data Register (ICDRR) ...............................................................................1152
35.2.17 I
2
C-bus Shift Register (ICDRS) .............................................................................................1152
35.3 Operation .........................................................................................................................................1153
35.3.1 Communication Data Format .................................................................................................1153
35.3.2 Initial Settings .........................................................................................................................1154
35.3.3 Master Transmit Operation .....................................................................................................1155
35.3.4 Master Receive Operation ...................................................................................................... 1158
35.3.5 Slave Transmit Operation .......................................................................................................1164
35.3.6 Slave Receive Operation ........................................................................................................1167
35.4 SCL Synchronization Circuit ...........................................................................................................1169
35.5 SDA Output Delay Function ...........................................................................................................1170
35.6 Digital Noise Filters ......................................................................................................................... 1171
35.7 Address Match Detection ................................................................................................................1172
35.7.1 Slave-Address Match Detection .............................................................................................1172