User's Manual

Table Of Contents
R01UH0823EJ0110 Rev.1.10 Page 279 of 1852
Nov 30, 2020
RX23W Group 15. Interrupt Controller (ICUb)
15.2.2 Interrupt Request Enable Register m (IERm) (m = 02h to 1Fh)
Note: Write 0 to the bit that corresponds to the vector number for reservation. These bits are read as 0.
IENj Bit (Interrupt Request Enable j) (j = 0 to 7)
When an IENj bit is 1, the corresponding interrupt request will be output to the destination selected for the request.
When an IENj bit is 0, the corresponding interrupt request will not be output to the destination selected for the request.
The setting of an IENj bit does not affect the IRn.IR flag (n = interrupt vector number). Even if the corresponding IENj
bit is 0, the IR flag value changes according to the descriptions in section 15.2.1, Interrupt Request Register n (IRn)
(n = interrupt vector number).
The IERm.IENj bit is set for each request source (vector number).
For the correspondence between interrupt sources and IERm.IENj bits, see Table 15.3, Interrupt Vector Table.
For the procedure for setting IERm.IENj bits during the selection of destinations for interrupt requests, refer to section
15.4.3, Selecting Interrupt Request Destinations.
Address(es): ICU.IER02 0008 7202h to ICU.IER1F 0008 721Fh
b7 b6 b5 b4 b3 b2 b1 b0
IEN7 IEN6 IEN5 IEN4 IEN3 IEN2 IEN1 IEN0
Value after reset:
00000000
Bit Symbol Bit Name Description R/W
b0 IEN0 Interrupt Request Enable 0 0: Interrupt request is disabled
1: Interrupt request is enabled
R/W
b1 IEN1 Interrupt Request Enable 1 R/W
b2 IEN2 Interrupt Request Enable 2 R/W
b3 IEN3 Interrupt Request Enable 3 R/W
b4 IEN4 Interrupt Request Enable 4 R/W
b5 IEN5 Interrupt Request Enable 5 R/W
b6 IEN6 Interrupt Request Enable 6 R/W
b7 IEN7 Interrupt Request Enable 7 R/W