User's Manual

Table Of Contents
31.2.4 IWDT Reset Control Register (IWDTRCR) ............................................................................849
31.2.5 IWDT Count Stop Control Register (IWDTCSTPR) ...............................................................850
31.2.6 Option Function Select Register 0 (OFS0) ...............................................................................850
31.3 Operation ...........................................................................................................................................851
31.3.1 Count Operation in Each Start Mode .......................................................................................851
31.3.1.1 Register Start Mode .........................................................................................................851
31.3.1.2 Auto-Start Mode ..............................................................................................................853
31.3.2 Control over Writing to the IWDTCR, IWDTRCR, and IWDTCSTPR Registers .................. 855
31.3.3 Refresh Operation .....................................................................................................................856
31.3.4 Status Flags ...............................................................................................................................858
31.3.5 Reset Output .............................................................................................................................858
31.3.6 Interrupt Sources .......................................................................................................................858
31.3.7 Reading the Counter Value .......................................................................................................859
31.3.8 Correspondence between Option Function Select Register 0 (OFS0) and IWDT Registers ... 860
31.4 Link Operation by ELC .....................................................................................................................860
31.5 Usage Notes .......................................................................................................................................860
31.5.1 Refresh Operations ...................................................................................................................860
31.5.2 Clock Divide Ratio Setting .......................................................................................................860
32. USB 2.0 Host/Function Module (USBc) ....................................................................................... 861
32.1 Overview ...........................................................................................................................................861
32.2 Register Descriptions .........................................................................................................................863
32.2.1 System Configuration Control Register (SYSCFG) .................................................................863
32.2.2 System Configuration Status Register 0 (SYSSTS0) ...............................................................865
32.2.3 Device State Control Register 0 (DVSTCTR0) .......................................................................866
32.2.4 CFIFO Port Register (CFIFO),
D0FIFO Port Register (D0FIFO),
D1FIFO Port Register (D1FIFO) .............................................................................................869
32.2.5 CFIFO Port Select Register (CFIFOSEL),
D0FIFO Port Select Register (D0FIFOSEL),
D1FIFO Port Select Register (D1FIFOSEL) ............................................................................871
32.2.6 CFIFO Port Control Register (CFIFOCTR),
D0FIFO Port Control Register (D0FIFOCTR),
D1FIFO Port Control Register (D1FIFOCTR) ........................................................................875
32.2.7 Interrupt Enable Register 0 (INTENB0) ..................................................................................877
32.2.8 Interrupt Enable Register 1 (INTENB1) ..................................................................................878
32.2.9 BRDY Interrupt Enable Register (BRDYENB) .......................................................................879
32.2.10 NRDY Interrupt Enable Register (NRDYENB) ......................................................................880
32.2.11 BEMP Interrupt Enable Register (BEMPENB) .......................................................................881
32.2.12 SOF Output Configuration Register (SOFCFG) ......................................................................882
32.2.13 Interrupt Status Register 0 (INTSTS0) .....................................................................................883
32.2.14 Interrupt Status Register 1 (INTSTS1) .....................................................................................886
32.2.15 BRDY Interrupt Status Register (BRDYSTS) .........................................................................889
32.2.16 NRDY Interrupt Status Register (NRDYSTS) .........................................................................890