User's Manual

Table Of Contents
23.6.22 Simultaneous Input Capture in MTU1.TCNT and MTU2.TCNT in Cascade Connection ......614
23.6.23 Notes When Complementary PWM Mode Output Protection Functions are Not Used ..........615
23.6.24 Points for Caution to Prevent Malfunctions in Synchronous Clearing
for Complementary PWM Mode ..............................................................................................615
23.6.25 Continuous Output of Interrupt Signal in Response to a Compare Match ...............................617
23.6.26 Usage Notes on A/D Converter Delaying Function in Complementary PWM Mode .............617
23.7 MTU Output Pin Initialization ..........................................................................................................619
23.7.1 Operating Modes ......................................................................................................................619
23.7.2 Operation in Case of Re-Setting Due to Error during Operation .............................................619
23.7.3 Overview of Pin Initialization Procedures and Mode Transitions
in Case of Error during Operation ............................................................................................620
23.8 Operations Linked by the ELC ..........................................................................................................646
23.8.1 Event Signal Output to the ELC ...............................................................................................646
23.8.2 MTU Operations in Response to Receiving Event Signals from the ELC ...............................646
23.8.3 Notes on MTU by Event Signal Reception from the ELC .......................................................647
24. Port Output Enable 2 (POE2a) .................................................................................................... 648
24.1 Overview ...........................................................................................................................................648
24.2 Register Descriptions .........................................................................................................................651
24.2.1 Input Level Control/Status Register 1 (ICSR1) ........................................................................651
24.2.2 Output Level Control/Status Register 1 (OCSR1) ...................................................................653
24.2.3 Input Level Control/Status Register 2 (ICSR2) ........................................................................654
24.2.4 Software Port Output Enable Register (SPOER) .....................................................................655
24.2.5 Port Output Enable Control Register 1 (POECR1) ..................................................................656
24.2.6 Port Output Enable Control Register 2 (POECR2) ..................................................................657
24.2.7 Input Level Control/Status Register 3 (ICSR3) ........................................................................658
24.3 Operation ...........................................................................................................................................659
24.3.1 Input Level Detection Operation .............................................................................................. 661
24.3.2 Output-Level Compare Operation ............................................................................................662
24.3.3 High-Impedance Control Using Registers ................................................................................663
24.3.4 High-Impedance Control on Detection of Stopped Oscillation ................................................663
24.3.5 High-Impedance Control in Response to Receiving an Event Signal from the ELC ...............663
24.3.6 Release from the High-Impedance ...........................................................................................663
24.4 Interrupts ............................................................................................................................................664
24.5 Usage Notes .......................................................................................................................................664
24.5.1 Transitions to Software Standby Mode ....................................................................................664
24.5.2 When the POE Is Not Used ......................................................................................................664
24.5.3 Specifying Pins Corresponding to the MTU ............................................................................664
24.5.4 Notes on High-Impedance Control by Event Signal Reception from the ELC ........................664
25. 16-Bit Timer Pulse Unit (TPUa) .................................................................................................... 665
25.1 Overview ...........................................................................................................................................665
25.2 Register Descriptions .........................................................................................................................669