Product Info

Table Of Contents
R01UH0823EJ0110 Rev.1.10 Page 653 of 1852
Nov 30, 2020
RX23W Group 24. Port Output Enable 2 (POE2a)
24.2.2 Output Level Control/Status Register 1 (OCSR1)
Note 1. Can be modified only once after a reset.
Note 2. Writing 0 to this bit after reading it as 1 clears the flag and is the only allowed way.
OIE1 Bit (Output Short Interrupt Enable 1)
This bit enables or disables OEI1 interrupt requests when the OSF1 flag is set to 1.
OCE1 Bit (Output Short High-Impedance Enable 1)
This bit specifies whether to place the MTU complementary PWM output pins in high-impedance when the OSF1 flag is
set to 1.
OSF1 Flag (Output Short Flag 1)
This flag indicates that any one of the three pairs of two-phase outputs for MTU complementary PWM output to be
compared in
Table 24.3 has simultaneously become an active level. If the POECR2.PnCZEA (n = 1, 2, 3) bits are 0 or
the output comparison function of the MTU is not enabled, the OSF1 flag will not be set to 1 even if both pins in the
corresponding complementary output pair of the MTU are simultaneously active. The active levels are determined by the
MTU.TOCR1 and TOCR2 registers.
[Setting condition]
When any one of the three pairs of two-phase outputs has simultaneously become an active level
*
1
[Clearing condition]
By writing 0 to OSF1 after reading OSF1 = 1
The complementary output pins for the MTU must be at the inactive level when 0 is written to the flag.
For details, refer to
section 24.3.6, Release from the High-Impedance.
Note 1. The setting condition is judged only by the level of the pin regardless the setting of the MPC.PmnPFS register.
Address(es): 0008 8902h
b15 b14 b13 b12 b11 b10 b9 b8 b7 b6 b5 b4 b3 b2 b1 b0
OSF1—————OCE1OIE1————————
Value after reset:
0000000000000000
Bit Symbol Bit Name Description R/W
b7 to b0 Reserved These bits are read as 0. The write value should be 0. R/W
b8 OIE1 Output Short Interrupt Enable 1 0: OEI1 interrupt requests by the output level comparison disabled
1: OEI1 interrupt requests by the output level comparison enabled
R/W
b9 OCE1 Output Short High-Impedance
Enable 1
0: Does not place the pins in high-impedance.
1: Places the pins in high-impedance.
R/W*
1
b14 to b10 Reserved These bits are read as 0. The write value should be 0. R/W
b15 OSF1 Output Short Flag 1 0: Indicates that outputs have not simultaneously become an active
level.
1: Indicates that outputs have simultaneously become an active
level.
R/(W)
*
2