Product Info

Table Of Contents
R01UH0823EJ0110 Rev.1.10 Page 558 of 1852
Nov 30, 2020
RX23W Group 23. Multi-Function Timer Pulse Unit 2 (MTU2a)
Figure 23.37 Block Diagram of MTU3 and MTU4 in Complementary PWM Mode
MTU3.TGRC
TDDR
MTU3.TCNT
MTU3.TGRD MTU4.TGRDMTU4.TGRC
TCNTS
MTU4.TCNT
MTU3. TGRA
TCDR
TCBR
Comparator
Comparator
Match
signal
Match
signal
PWM cycle
output
PWM output 1
PWM output 2
PWM output 3
PWM output 4
PWM output 5
PWM output 6
POE0#
POE1#
External cutoff
input
External cutoff
interrupt
: Registers that can always be read or written from the CPU
: Registers that can be read or written from the CPU
(but for which access disabling can be set by TRWER)
: Registers that cannot be read or written from the CPU
(except for TCNTS, which can only be read)
Output protection circuit
Output controller
TEMP 1
MTU3. TGRB
TEMP 2
TEMP 3
MTU4. TGRA
MTU4. TGRB
MTU4.TCNT underflow
interrupt
MTU3.TGRA compare-
match interrupt
POE3#