How-To Guide

Table Of Contents
R01UH0823EJ0110 Rev.1.10 Page 878 of 1852
Nov 30, 2020
RX23W Group 32. USB 2.0 Host/Function Module (USBc)
32.2.8 Interrupt Enable Register 1 (INTENB1)
Note: The bits in the INTENB1 register can be set to 1 only when the host controller is selected. Set these bits to 0 when the function
controller is selected.
The INTENB1 register specifies the interrupt masks when the host controller is selected, and for the setup transaction.
On detecting the interrupt corresponding to the bit in the INTENB1 register to which 1 has been set by software, the USB
generates the USB interrupt request.
The USB sets 1 to each status bit in the INTSTS1 register when a detection condition of the corresponding interrupt
source has been satisfied regardless of the setting in the INTENB1 register (regardless of whether the interrupt output is
enabled or disabled).
While the status bit in the INTSTS1 register corresponding to the interrupt source indicates 1, the USB generates the
USB interrupt request when the corresponding interrupt enable bit in the INTENB1 register is modified from 0 to 1 by
software.
When the function controller is selected, the interrupts should not be enabled.
Address(es): USB0.INTENB1 000A 0032h
b15 b14 b13 b12 b11 b10 b9 b8 b7 b6 b5 b4 b3 b2 b1 b0
OVRC
RE
BCHGE DTCHE
ATTCH
E
————
EOFER
RE
SIGNE SACKE
PDDET
INTE0
Value after reset:
0000000000000000
Bit Symbol Bit Name Description R/W
b0 PDDETINTE0 Portable Device Detection Interrupt
Enable
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b3 to b1 Reserved These bits are read as 0. The write value should be 0. R/W
b4 SACKE Setup Transaction Normal Response
Interrupt Enable
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b5 SIGNE Setup Transaction Error Interrupt
Enable
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b6 EOFERRE EOF Error Detection Interrupt Enable 0: Interrupt output disabled
1: Interrupt output enabled
R/W
b10 to b7 Reserved These bits are read as 0. The write value should be 0. R/W
b11 ATTCHE Connection Detection Interrupt Enable 0: Interrupt output disabled
1: Interrupt output enabled
R/W
b12 DTCHE Disconnection Detection Interrupt
Enable
0: Interrupt output disabled
1: Interrupt output enabled
R/W
b13 Reserved This bit is read as 0. The write value should be 0. R/W
b14 BCHGE USB Bus Change Interrupt Enable 0: Interrupt output disabled
1: Interrupt output enabled
R/W
b15 OVRCRE Overcurrent Input Change Interrupt
Enable
0: Interrupt output disabled
1: Interrupt output enabled
R/W