How-To Guide

Table Of Contents
R01UH0823EJ0110 Rev.1.10 Page 987 of 1852
Nov 30, 2020
RX23W Group 33. Serial Communications Interface (SCIg, SCIh)
(2) Smart Card Interface Mode (SCMR.SMIF = 1)
x: Don’t care
Note 1. Writable only when TE = 0 and RE = 0.
Note 2. 1 can be written only when TE = 0 and RE = 0. After setting TE or RE to 1, only 0 can be written in TE and RE.
For details on interrupt requests, refer to section 33.12, Interrupt Sources.
CKE[1:0] Bits (Clock Enable)
These bits control the clock output from the SCKn pin.
In GSM mode, clock output can be dynamically switched. For details, refer to
section 33.6.8, Clock Output Control.
TEIE Bit (Transmit End Interrupt Enable)
This bit should be 0 in smart card interface mode.
MPIE Bit (Multi-Processor Interrupt Enable)
This bit should be 0 in smart card interface mode.
Address(es): SMCI1.SCR 0008 A022h, SMCI5.SCR 0008 A0A2h, SMCI8.SCR 0008 A102h, SMCI12.SCR 0008 B302h
b7 b6 b5 b4 b3 b2 b1 b0
TIE RIE TE RE MPIE TEIE CKE[1:0]
Value after reset:
00000000
Bit Symbol Bit Name Description R/W
b1, b0 CKE[1:0] Clock Enable When SMR.GM = 0
b1 b0
0 0: Output disabled
The SCKn pin becomes high-impedance.
0 1: Clock output
1 x: Setting prohibited
When SMR.GM = 1
b1 b0
0 0: Output fixed low
x 1: Clock output
1 0: Output fixed high
R/W*
1
b2 TEIE Transmit End Interrupt Enable This bit should be 0 in smart card interface mode. R/W
b3 MPIE Multi-Processor Interrupt Enable This bit should be 0 in smart card interface mode. R/W
b4 RE Receive Enable 0: Serial reception is disabled
1: Serial reception is enabled
R/W*
2
b5 TE Transmit Enable 0: Serial transmission is disabled
1: Serial transmission is enabled
R/W*
2
b6 RIE Receive Interrupt Enable 0: RXI and ERI interrupt requests are disabled
1: RXI and ERI interrupt requests are enabled
R/W
b7 TIE Transmit Interrupt Enable 0: A TXI interrupt request is disabled
1: A TXI interrupt request is enabled
R/W