How-To Guide

Table Of Contents
R01UH0823EJ0110 Rev.1.10 Page 817 of 1852
Nov 30, 2020
RX23W Group 29. Low-Power Timer (LPT)
An interrupt request at compare match 0 is generated only in software standby mode. It is not generated in normal
operating mode, sleep mode, and deep sleep mode.
29.2.2 Low-Power Timer Control Register 2 (LPTCR2)
Note: Set the PRCR.PRC2 bit to 1 (write enabled) before rewriting this register.
The LPTCR2 register is used to control supply of the clock to be used for the low-power timer.
LPCNTSTP Bit (Clock Supply Control)
This bit is used to supply or stop the clock to be used for the low-power timer. When this bit is set to 0, the clock signal is
supplied to the low-power timer counter and divider.
Address(es): LPT.LPTCR2 0008 00B1h
b7 b6 b5 b4 b3 b2 b1 b0
———————
LPCNT
STP
Value after reset:
00000001
Bit Symbol Bit Name Description R/W
b0 LPCNTSTP Clock Supply Control 0: Clock is supplied to the low-power timer.
1: Supply of clock to the low-power timer is stopped.
R/W
b7 to b1 Reserved These bits are read as 0. The write value should be 0. R/W