Users Manual

Table Of Contents
R01UH0823EJ0110 Rev.1.10 Page 1814 of 1852
Nov 30, 2020
RX23W Group 51. Electrical Characteristics
51.3.5.12 Timing of CLKOUT
Note 1. t
Pcyc
: PCLK cycle
Note 2. When the LOCO is selected as the clock output source (the CKOCR.CKOSEL[2:0] bits are 000b), set the clock output division ratio
selection to divided by 2 (the CKOCR.CKODIV[2:0] bits are 001b).
Note 3. When the EXTAL external clock input or an oscillator is used with divided by 1 (the CKOCR.CKOSEL[2:0] bits are 010b and the
CKOCR.CKODIV[2:0] bits are 000b) to output from CLKOUT, the above should be satisfied with an input duty cycle of 45 to 55%.
Figure 51.59 CLKOUT Output Timing
Table 51.45 Timing of CLKOUT
Conditions: 1.8 V VCC = VCC_USB = AVCC0 = VCC_RF = AVCC_RF 3.6 V, VSS = AVSS0 = VSS_USB = VSS_RF = 0 V,
T
a
= –40 to +85°C
Item Symbol Min. Max.
Unit
*1
Test
Conditions
CLKOUT CLKOUT pin output cycle
*3
VCC = 2.7 V or above t
Ccyc
62.5 ns Figure 51.59
VCC = 1.8 V or above 125
CLKOUT pin high pulse width
*2
VCC = 2.7 V or above t
CH
15 ns
VCC = 1.8 V or above 30
CLKOUT pin low pulse width
*2
VCC = 2.7 V or above t
CL
15 ns
VCC = 1.8 V or above 30
CLKOUT pin output rise time VCC = 2.7 V or above t
Cr
—12ns
VCC = 1.8 V or above 25
CLKOUT pin output fall time VCC = 2.7 V or above t
Cf
—12ns
VCC = 1.8 V or above 25
t
Cf
t
CH
t
Ccyc
t
Cr
t
CL
CLKOUT pin output
Test conditions: V
OH
= VCC × 0.7, V
OL
= VCC × 0.3, I
OH
= -1.0 mA, I
OL
= 1.0 mA, C = 30 pF