Users Manual

Table Of Contents
R01UH0823EJ0110 Rev.1.10 Page 1807 of 1852
Nov 30, 2020
RX23W Group 51. Electrical Characteristics
Note 1. t
Pcyc
: PCLK cycle
Note 2. N: An integer from 1 to 8 that can be set by the RSPI clock delay register (SPCKD)
Note 3. N: An integer from 1 to 8 that can be set by the RSPI slave select negation delay register (SSLND)
Figure 51.48 RSPI Clock Timing and Simple SPI Clock Timing
Figure 51.49 RSPI Timing (Master, CPHA = 0) and Simple SPI Clock Timing (Master, CKPH = 1)
t
SPCKWH
V
OH
V
OH
V
OL
V
OL
V
OH
V
OH
t
SPCKWL
t
SPCKr
t
SPCKf
V
OL
t
SPcyc
t
SPCKWH
V
IH
V
IH
V
IL
V
IL
V
IH
V
IH
t
SPCKWL
t
SPCKr
t
SPCKf
V
IL
t
SPcyc
V
OH
= 0.7 × VCC, V
OL
= 0.3 × VCC, V
IH
= 0.7 × VCC, V
IL
= 0.3 × VCC
SCKn
Master select output
SCKn
Slave select input
RSPCKA
Master select output
RSPCKA
Slave select input
Simple SPIRSPI
n = 1, 5, 8, 12
t
Dr,
t
Df
t
SU
t
H
t
LEAD
t
TD
t
LAG
t
SSLr,
t
SSLf
t
OH
t
OD
MSB IN DATA LSB IN MSB IN
MSB OUT DATA LSB OUT IDLE MSB OUT
SCKn
CKPOL = 0
output
SCKn
CKPOL = 1
output
SMISOn
input
SMOSIn
output
Simple SPIRSPI
SSLA0 to
SSLA3
output
RSPCKA
CPOL = 0
output
RSPCKA
CPOL = 1
output
MISOA
input
MOSIA
output
n = 1, 5, 8, 12