Users Manual

Table Of Contents
R01UH0823EJ0110 Rev.1.10 Page 1800 of 1852
Nov 30, 2020
RX23W Group 51. Electrical Characteristics
Figure 51.41 RIIC Bus Interface Input/Output Timing and Simple I
2
C Bus Interface Input/Output Timing
Note 1. t
Pcyc
: PCLK cycle
Table 51.38 Timing of Simple SPI
Conditions: 1.8 V VCC = VCC_USB = AVCC0 = VCC_RF = AVCC_RF 3.6 V, VSS = AVSS0 = VSS_USB = VSS_RF = 0 V,
T
a
= –40 to +85°C
Item Symbol Min. Max. Unit*
1
Test
Conditions
Simple
SPI
SCK clock cycle output (master) t
SPcyc
4 65536 t
Pcyc
Figure 51.42
SCK clock cycle input (slave) 6 65536 t
Pcyc
SCK clock high pulse width t
SPCKWH
0.4 0.6 t
SPcyc
SCK clock low pulse width t
SPCKWL
0.4 0.6 t
SPcyc
SCK clock rise/fall time t
SPCKr
, t
SPCKf
—20ns
Data input setup time (master) 2.7 V or above t
SU
65 ns Figure 51.43,
Figure 51.44
1.8 V or above 95
Data input setup time (slave) 40
Data input hold time t
H
40 ns
SSL input setup time t
LEAD
3—t
SPcyc
SSL input hold time t
LAG
3—t
SPcyc
Data output delay time (master) t
OD
—40ns
Data output delay time (slave) 2.7 V or above 65
1.8 V or above 100
Data output hold time (master) 2.7 V or above t
OH
–10 ns
1.8 V or above –20
Data output hold time (slave) –10
Data rise/fall time t
Dr
, t
Df
—20ns
SSL input rise/fall time t
SSLr
, t
SSLf
—20ns
Slave access time t
SA
—6t
Pcyc
Figure 51.45,
Figure 51.46
Slave output release time t
REL
—6t
Pcyc
Test conditions
V
IH
= VCC × 0.7, V
IL
= VCC × 0.3
SDA
SCL
V
IH
V
IL
t
STAH
t
SCLH
t
SCLL
P
*1
S
*1
t
Sf
t
Sr
t
SCL
t
SDAH
t
SDAS
t
STAS
t
SP
t
STOS
P
*1
t
BUF
Sr
*1
Note 1. S, P, and Sr indicate the following conditions, respectively.
S: START condition
P: STOP condition
Sr: Repeated START condition