Users Manual

Table Of Contents
R01UH0823EJ0110 Rev.1.10 Page 1797 of 1852
Nov 30, 2020
RX23W Group 51. Electrical Characteristics
51.3.5.3 Timing of POE
Note 1. t
Pcyc
: PCLK cycle
Figure 51.37 POE# Input Timing
51.3.5.4 Timing of TMR
Note 1. t
Pcyc
: PCLK cycle
Figure 51.38 TMR Clock Input Timing
Table 51.34 Timing of POE
Conditions: 1.8 V VCC = VCC_USB = AVCC0 = VCC_RF = AVCC_RF 3.6 V, VSS = AVSS0 = VSS_USB = VSS_RF = 0 V,
T
a
= –40 to +85°C
Item Symbol Min. Max.
Unit
*1
Test
Conditions
POE POE# input pulse width t
POEW
1.5 t
Pcyc
Figure 51.37
Table 51.35 Timing of TMR
Conditions: 1.8 V VCC = VCC_USB = AVCC0 = VCC_RF = AVCC_RF 3.6 V, VSS = AVSS0 = VSS_USB = VSS_RF = 0 V,
T
a
= –40 to +85°C
Item Symbol Min. Max.
Unit
*1
Test
Conditions
TMR Timer clock pulse width Single-edge setting t
TMCWH
,
t
TMCWL
1.5 t
Pcyc
Figure 51.38
Both-edge setting 2.5
POEn# input
PCLK
t
POEW
PCLK
TMCI0 to TMCI3
t
TMCWL
t
TMCWH