Instruction Manual

DS2130Q
041295 20/22
tt
t
tt
tt
t
t
t
t
t
HOLD
HD
HF
HF
SF
SD
t
3–STATE
(MSB)
(MSB)
WH WL
P
FR
CPXCLK
PCMCLK
CPXFS
PCMFS
CPXFS
PCMFS
CPXIN
PCMIN
CPXOUT
PCMOUT
DO
DZ
PCM INTERFACE AC TIMING DIAGRAM Figure 14
MCLK
t
tt
tt
t
RST
RM FM
PM
WMH WML
RST
SCLK
SDI
t
t
t
t
tt
t
t
tt
SCC
CC CH
CL
RF
CCH
CWH
CDH
DC
SERIAL PORT AC TIMING DIAGRAM
NOTE:
SCLK may be either high or low when CS is taken low.
MASTER CLOCK / RESET AC TIMING DIAGRAM Figure 15
Figure 16
CS