Instruction Manual
8
AT25080/160/320/640
3260D–SEEPR–9/03
WRITE STATUS REGISTER (WRSR): The WRSR instruction allows the user to select one of
four levels of protection. The AT25080/160/320/640 is divided into four array segments. One
quarter (1/4), one half (1/2), or all of the memory segments can be protected. Any of the data
within any selected segment will therefore be READ only. The block write protection levels and
corresponding status register control bits are shown in Table 4.
The three bits, BP0, BP1, and WPEN are nonvolatile cells that have the same properties and
functions as the regular memory cells (e.g. WREN, t
WC
, RDSR).
The WRSR instruction also allows the user to enable or disable the write protect (WP
) pin
through the use of the Write Protect Enable (WPEN) bit. Hardware write protection is enabled
when the WP
pin is low and the WPEN bit is “1”. Hardware write protection is disabled when
either the WP
pin is high or the WPEN bit is “0”. When the device is hardware write protected,
writes to the Status Register, including the Block Protect bits and the WPEN bit, and the block-
protected sections in the memory array are disabled. Writes are only allowed to sections of the
memory which are not block-protected.
NOTE: When the WPEN bit is hardware write protected, it cannot be changed back to “0”, as
long as the WP
pin is held low.
Table 4. Block Write Protect Bits
Level
Status
Register Bits Array Addresses Protected
BP1 BP0 AT25080 AT25160 AT25320 AT25640
0 0 0 None None None None
1(1/4)
01
0300
-03FF
0600
-07FF
0C00
-0FFF
1800
-1FFF
2(1/2)
10
0200
-03FF
0400
-07FF
0800
-0FFF
1000
-1FFF
3(All)
11
0000
-03FF
0000
-07FF
0000
-0FFF
0000
-1FFF
Table 5. WPEN Operation
WPEN WP WEN
Protected
Blocks
Unprotected
Blocks
Status
Register
0 X 0 Protected Protected Protected
0 X 1 Protected Writable Writable
1 Low 0 Protected Protected Protected
1 Low 1 Protected Writable Protected
X High 0 Protected Protected Protected
X High 1 Protected Writable Writable