Specifications

A-1
A A
Appendix A -
Chip Set & I/O Map
The following defines the I/O addresses decoded by the EPC-8. It does not define
addresses that might be decoded by EXMs and the EXP-MX.
First (8-bit) DMA controller:
VLSI 82C486 chip emulating 8237 of PC/AT
I/O Addr Functional group Usage
000 DMA Channel 0 address
001 Channel 0 count
002 Channel 1 address
003 Channel 1 count
004 Channel 2 address
005 Channel 2 count
006 Channel 3 address
007 Channel 3 count
008 Command/status
009 DMA request
00A Command register (R)
Single-bit DMA req mask(W)
00B Mode
00C Set byte pointer (R)
Clear byte pointer (W)
00D Temporary register (R)
Master clear (W)
00E Clear mode reg counter (R)
Clear all DMA req mask(W)
00F All DMA request mask
First Interrupt controller:
VLSI 82C486 emulating 8259 of PC/AT
I/O Addr Functional group Usage
020 Interrupt controller 1 Port 0
021 Port 1
83443 controller:
I/O Addr Functional group Usage
024 83443 Controller Data register
026 Index register
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com