Datasheet

Chapter 1 Device Overview
MC9S08DZ60 Series Data Sheet, Rev. 4
24 Freescale Semiconductor
Table 1-2 provides the functional version of the on-chip modules.
1.3 System Clock Distribution
Figure 1-2 shows a simplified clock connection diagram. Some modules in the MCU have selectable clock
inputs as shown. The clock inputs to the modules indicate the clock(s) that are used to drive the module
function.
The following are the clocks used in this MCU:
BUSCLK — The frequency of the bus is always half of MCGOUT.
LPO Independent 1-kHz clock that can be selected as the source for the COP and RTC modules.
MCGOUT — Primary output of the MCG and is twice the bus frequency.
MCGLCLK Development tools can select this clock source to speed up BDC communications
in systems where BUSCLK is configured to run at a very slow frequency.
MCGERCLK External reference clock can be selected as the RTC clock source. It can also be
used as the alternate clock for the ADC and MSCAN.
MCGIRCLK — Internal reference clock can be selected as the RTC clock source.
MCGFFCLK — Fixed frequency clock can be selected as clock source for the TPM1 and TPM2.
TPM1CLK — External input clock source for TPM1.
TPM2CLK — External input clock source for TPM2.
Table 1-2. Module Versions
Module Version
Central Processor Unit (CPU) 3
Multi-Purpose Clock Generator (MCG) 1
Analog Comparator (ACMP) 3
Analog-to-Digital Converter (ADC) 1
Inter-Integrated Circuit (IIC) 2
Freescale’s CAN (MSCAN) 1
Serial Peripheral Interface (SPI) 3
Serial Communications Interface (SCI) 4
Real-Time Counter (RTC) 1
Timer Pulse Width Modulator (TPM) 3
1
1
3M05C and older masks have TPM version 2.
Debug Module (DBG) 2