Datasheet

Table Of Contents
Advance Information MC68HC908GP20Rev 2.1
354 Freescale Semiconductor
The two TIM channels (per timer) are programmable independently as
input capture or output compare channels. If a channel is configured as
input capture, then an internal pullup device may be enabled for that
channel. (See 16.5.3 Port C Input Pullup Enable Register.)
Figure 22-1. TIM Block Diagram
Figure 22-2 summarizes the timer registers.
NOTE: References to either timer 1 or timer 2 may be made in the following text
by omitting the timer number. For example, TSC may generically refer
to both T1SC and T2SC.
PRESCALER
PRESCALER SELECT
INTERNAL
16-BIT COMPARATOR
PS2 PS1 PS0
16-BIT COMPARATOR
16-BIT LATCH
TCH0H:TCH0L
MS0A
ELS0B ELS0A
PORT
TOF
TOIE
INTER-
16-BIT COMPARATOR
16-BIT LATCH
TCH1H:TCH1L
CHANNEL 0
CHANNEL 1
TMODH:TMODL
TRST
TSTOP
TOV0
CH0IE
DMA0S
CH0F
ELS1B ELS1A
TOV1
CH1IE
DMA1S
CH1MAX
CH1F
CH0MAX
MS0B
16-BIT COUNTER
INTERNAL BUS
BUS CLOCK
MS1A
LOGIC
RUPT
LOGIC
INTER-
RUPT
LOGIC
PORT
LOGIC
INTER-
RUPT
LOGIC
INTERNAL
TCLK
T[1,2]CH0
T[1,2]CH1