Datasheet

Table Of Contents
List of Figures
MC68HC908GP20Rev 2.1 Advance Information
Freescale Semiconductor 27
Figure Title Page
20-1 SPI I/O Register Summary. . . . . . . . . . . . . . . . . . . . . . . . .315
20-2 SPI Module Block Diagram . . . . . . . . . . . . . . . . . . . . . . . .316
20-3 Full-Duplex Master-Slave Connections . . . . . . . . . . . . . . .317
20-4 Transmission Format (CPHA = 0) . . . . . . . . . . . . . . . . . . .321
20-5 CPHA/SS Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .321
20-6 Transmission Format (CPHA = 1) . . . . . . . . . . . . . . . . . . .322
20-7 Transmission Start Delay (Master). . . . . . . . . . . . . . . . . . .324
20-8 SPRF/SPTE CPU Interrupt Timing. . . . . . . . . . . . . . . . . . .325
20-9 Missed Read of Overflow Condition. . . . . . . . . . . . . . . . . .327
20-10 Clearing SPRF When OVRF Interrupt Is Not Enabled. . . .328
20-11 SPI Interrupt Request Generation . . . . . . . . . . . . . . . . . . .331
20-12 CPHA/SS Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .336
20-13 SPI Control Register (SPCR) . . . . . . . . . . . . . . . . . . . . . . .338
20-14 SPI Status and Control Register (SPSCR). . . . . . . . . . . . .340
20-15 SPI Data Register (SPDR) . . . . . . . . . . . . . . . . . . . . . . . . .343
21-1 Timebase Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . .346
21-2 Timebase Control Register (TBCR) . . . . . . . . . . . . . . . . . .347
22-1 TIM Block Diagram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .354
22-2 TIM I/O Register Summary. . . . . . . . . . . . . . . . . . . . . . . . .355
22-3 PWM Period and Pulse Width . . . . . . . . . . . . . . . . . . . . . .360
22-4 TIM Status and Control Register (TSC) . . . . . . . . . . . . . . .366
22-5 TIM Counter Registers High (TCNTH) . . . . . . . . . . . . . . . .368
22-6 TIM Counter Registers Low (TCNTL). . . . . . . . . . . . . . . . .368
22-7 TIM Counter Modulo Register High (TMODH) . . . . . . . . . .369
22-8 TIM Counter Modulo Register Low (TMODL). . . . . . . . . . .369
22-9 TIM Counter Register High (TCNTH) . . . . . . . . . . . . . . . .370
22-10 TIM Counter Register Low (TCNTL) . . . . . . . . . . . . . . . . .370
22-11 TIM Channel 0 Status and Control Register (TSC0) . . . . .371
22-12 TIM Channel 1Status and Control Register (TSC1). . . . . .371
22-13 CHxMAX Latency. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .375
22-14 TIM Channel 0 Register High (TCH0H) . . . . . . . . . . . . . . .376
22-15 TIM Channel 0 Register Low (TCH0L). . . . . . . . . . . . . . . .376
22-16 TIM Channel 1 Register High (TCH1H) . . . . . . . . . . . . . . .376
22-17 TIM Channel 1 Register Low (TCH1L). . . . . . . . . . . . . . . .376