Datasheet

Table Of Contents
MC68HC908GP20Rev 2.1 Advance Information
Freescale Semiconductor 201
An LVI reset also drives the RST pin low to provide low-voltage
protection to external peripheral devices.
Figure 14-1. LVI Module Block Diagram
14.4.1 Polled LVI Operation
In applications that can operate at V
DD
levels below the V
TRIPF
level,
software can monitor V
DD
by polling the LVIOUT bit. In the configuration
register, the LVIPWRD bit must be at logic 0 to enable the LVI module,
and the LVIRSTD bit must be at logic 1 to disable LVI resets.
LOW V
DD
DETECTOR
LVI PWRD
STOP INSTRUCTION
LVI STOP
LVI RESET
LVI OUT
V
DD
> LVI
Trip
= 0
V
DD
LVI
Trip
= 1
FROM CONFIG
FROM CONFIG
V
DD
FROM CONFIG
LVIRSTD
LVI5OR3
FROM CONFIG
Addr.Register Name Bit 7654321Bit 0
$FE0C
LVI Status Register
(LVISR)
Read: LVIOUT 0000000
Write:
Reset:00000000
= Unimplemented
Figure 14-2. LVI I/O Register Summary