Datasheet

NXP Semiconductors
PBSS4112PAN
120 V, 1 A NPN/NPN low VCEsat (BISS) transistor
PBSS4112PAN All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved
Product data sheet 29 November 2012 2 / 17
2. Pinning information
Table 2. Pinning information
Pin Symbol Description Simplified outline Graphic symbol
1 E1 emitter TR1
2 B1 base TR1
3 C2 collector TR2
4 E2 emitter TR2
5 B2 base TR2
6 C1 collector TR1
7 C1 collector TR1
8 C2 collector TR2
Transparent top view
6
7 8
5 4
1 2 3
DFN2020-6 (SOT1118)
sym140
B1
E1
C2
B2C1
TR1
TR2
E2
3. Ordering information
Table 3. Ordering information
PackageType number
Name Description Version
PBSS4112PAN DFN2020-6 plastic thermal enhanced ultra thin small outline package; no
leads; 6 terminals; body 2 x 2 x 0.65 mm
SOT1118
4. Marking
Table 4. Marking codes
Type number Marking code
PBSS4112PAN 2R
5. Limiting values
Table 5. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol Parameter Conditions Min Max Unit
Per transistor
V
CBO
collector-base voltage open emitter - 120 V
V
CEO
collector-emitter voltage open base - 120 V
V
EBO
emitter-base voltage open collector - 7 V
I
C
collector current - 1 A
I
CM
peak collector current single pulse; t
p
≤ 1 ms - 1.5 A
I
B
base current - 0.3 A