Datasheet

Table Of Contents
Queued Analog-to-Digital Converter (QADC)
28-42 Freescale Semiconductor
Figure 28-31. CCW Priority Situation 9
Situations S10 and S11 (Figure 28-32 and Figure 28-33) show that when an additional trigger event is
detected for queue 2 while the queue is suspended, the trigger overrun error bit is set, the same as if queue
2 were being executed when a new trigger event occurs. Trigger overrun on queue 2 thus allows the user
to know that queue 1 is taking up so much QADC time that queue 2 trigger events are being lost.
Figure 28-32. CCW Priority Situation 10
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3