Datasheet

Table Of Contents
DMA Timers (DTIM0–DTIM3)
Freescale Semiconductor 21-3
21.2 Memory Map/Register Definition
The timer module registers, shown in Table 21-1, can be modified at any time.
21.2.1 DMA Timer Mode Registers (DTMRn)
The DTMRn registers program the prescaler and various timer modes.
Table 21-1. DMA Timer Module Memory Map
IPSBAR Offset
Register
Width
(bits)
Access Reset Value Section/Page
DMA Timer 0
DMA Timer 1
DMA Timer 2
DMA Timer 3
0x00_0400
0x00_0440
0x00_0480
0x00_04C0
DMA Timer n Mode Register (DTMRn) 16 R/W 0x0000 21.2.1/21-3
0x00_0402
0x00_0442
0x00_0482
0x00_04C2
DMA Timer n Extended Mode Register (DTXMRn) 8 R/W 0x00 21.2.2/21-5
0x00_0403
0x00_0443
0x00_0483
0x00_04C3
DMA Timer n Event Register (DTERn)8R/W0x0021.2.3/21-5
0x00_0404
0x00_0444
0x00_0484
0x00_04C4
DMA Timer n Reference Register (DTRRn) 32 R/W 0xFFFF_FFFF 21.2.4/21-7
0x00_0408
0x00_0448
0x00_0488
0x00_04C8
DMA Timer n Capture Register (DTCRn) 32 R/W 0x0000_0000 21.2.5/21-7
0x00_040C
0x00_044C
0x00_048C
0x00_04CC
DMA Timer n Counter Register (DTCNn) 32 R 0x0000_0000 21.2.6/21-8
IPSBAR
Offset:
0x00_0400 (DTMR0)
0x00_0440 (DTMR1)
0x00_0480 (DTMR2)
0x00_04C0 (DTMR3)
Access: User read/write
1514131211109876543210
R
PS CE OM ORRI FRR CLK RST
W
Reset0000000000000000
Figure 21-2. DTMRn Registers
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3