Datasheet

Table Of Contents
Signal Descriptions
14-2 Freescale Semiconductor
Figure 14-1. MCF5282 Block Diagram with Signal Interfaces
TDO/DSO
TDI/DSI
TMS/BKPT
TCLK
Interface
Chip
UART1
Serial
I/O
EXTAL
DTIN[3:0]
DTOUT[3:0]
TA
R/W
SIZ[1:0]
D[31:0]
A[23:0]
JTAG
Port
Selects
External
UTxD0
URxD0
URTS0
UCTS0
UTxD1
URxD1
URTS1
UCTS1
DRAMW
2
24
32
BS
[3:0]
CS
[6:0]
7
4
2
TEA
TRST/DSCLK
TEST
4
4
Te st
Controller
OE
SRAS
SCAS
SCKE
TS
4
PST[3:0]
4
TIP
I
2
C
Module
SCL
SDA
UART2
Serial
I/O
DMA
Timer
Modules
DRAM
Controller
DDATA[3:0]
Clock Module
Chip
Configuration
Reset
Controller
Power
RCON
CLKMOD0
CLKMOD1
RSTI
RSTO
(PLL)
Edgeport
Interrupt
Controller 0
Interrupt
Controller 1
IRQ[7:1]
FEC
UART0
Serial
I/O
DMA
Controller
Watchdog
Timer
General
Purpose
Timer A
General
Purpose
Timer B
QSPI FlexCANQADC
PIT
Timers
(PIT0–
JTAG_EN
CLKOUT
XTAL
ETXCLK
ETXEN
ETXDO
ECOL
ERXCLK
ERXDV
ERXD0
ECRS
ETXD[3:1]
ETXER
ERXD[3:1]
ERXER
EMDIO
EMDC
UTxD2
URxD2
(DTIM0
DTIM3)
VREFH
VREFL
AN0/ANW
AN1/ANX
AN2/ANY
AN3/ANZ
AN52/MA0
AN53/MA1
AN55/TRIG1
AN56/TRIG2
SYNCA
GPTA[3:0]
4
GPTB[3:0]
4
SYNCB
QSPI_DIN
QSPI_DOUT
QSPI_CLK
QSPI_CS[3:0]
CANTX
CANRX
Management
Module
Ports
Module
SDRAM_CS
[1:0]
PIT3)
Internal Bus
Arbiter
System
Control
Module (SCM)
VDDF VSTBY
Not present
and MCF5216
on MCF5214
Note:
ColdFire V2 Core
EMAC
2-Kbyte
D-Cache/I-Cache
Debug Module
DIV
Flash
Module
64K
SRAM
Note:
Not present
on MCF5280
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3