Datasheet
Chapter 3 Module Mapping Control (MMCV4) Block Description
110 MC9S12C-Family / MC9S12GC-Family Freescale Semiconductor
Rev 01.24
3.1.1 Features
• Registers for mapping of address space for on-chip RAM, EEPROM, and FLASH (or ROM)
memory blocks and associated registers
• Memory mapping control and selection based upon address decode and system operating mode
• Core address bus control
• Core data bus control and multiplexing
• Core security state decoding
• Emulation chip select signal generation (
ECS)
• External chip select signal generation (
XCS)
• Internal memory expansion
• External stretch and ROM mapping control functions via the MISC register
• Reserved registers for test purposes
• Configurable system memory options defined at integration of core into the system-on-a-chip
(SoC).
3.1.2 Modes of Operation
Some of the registers operate differently depending on the mode of operation (i.e., normal expanded wide,
special single chip, etc.). This is best understood from the register descriptions.
3.2 External Signal Description
All interfacing with the MMC sub-block is done within the core, it has no external signals.
3.3 Memory Map and Register Definition
A summary of the registers associated with the MMC sub-block is shown in Figure 3-2. Detailed
descriptions of the registers and bits are given in the subsections that follow.
3.3.1 Module Memory Map
Table 3-1. MMC Memory Map
Address
Offset
Register Access
0x0010 Initialization of Internal RAM Position Register (INITRM) R/W
0x0011 Initialization of Internal Registers Position Register (INITRG) R/W
0x0012 Initialization of Internal EEPROM Position Register (INITEE) R/W
0x0013 Miscellaneous System Control Register (MISC) R/W
0x0014 Reserved —
.
.
.
.
—